# Linearity Enhancement Algorithms of Multi-bit $\Delta\Sigma$ DA Converter –DWA, Self-Calibration and Their Combination

Jun-ya Kojima a, Nene Kushita b, Masahiro Murakami c and Haruo Kobayashi d

Division of Electronics and Informatics, Gunma University, 1-5-1 Tenjin-cho Kiryu, Gunma, Japan 376-8515

<sup>a</sup><t161d034@gunma-u.ac.jp>, <sup>b</sup>< t14304043@gunma-u.ac.jp >, <sup>c</sup>< t13801479@gunma-u.ac.jp >, <sup>d</sup>< koba@gunma-u.ac.jp >

**Keywords:** Delta Sigma Modulation, DA Converter, Multi-bit, Data-Weighted Averaging (DWA), Self-Calibration

Abstract. This paper presents several linearity improvement algorithms for multi-bit  $\Delta\Sigma$  digital-toanalog converters (DACs), utilizing digital signal processing (DSP) techniques. The  $\Delta\Sigma$  DACs are used for electronic measurement and automatic test equipment as well as audio systems, for their easy implementation of high resolution and high linearity. However, their multi-bit configuration (which consists of a digital  $\Delta\Sigma$  modulator and a multi-bit DAC) causes the DAC non-linearity due to characteristics mismatches among multiple unit cells, even though they can be implemented with small hardware and power. Therefore, we investigate several algorithms, Data-Weighted Averaging (DWA) algorithms and self-calibration as well as their combination, which improve the overall  $\Delta\Sigma$  DAC linearity. We have simulated a ternary (three values: positive, zero, negative) DAC as well as a binary (two values: positive, zero) DAC. From these simulations, we have found that for the low-pass (LP) signal band, DWA type I is effective in case of both ternary and binary DACs; for the high-pass (HP) signal band, DWA type I is effective in the case of the ternary, whereas DWA type II is effective in the case of the binary. The proposed algorithms use DSP techniques and hence they are easy to implement.

## 1. Introduction

A  $\Delta\Sigma$  DAC consists of mostly digital circuits, and it is frequently used for electronic measurement and test equipment as well as audio systems because it can produce highly linear DC and low frequency signal with high resolution. A multi-bit DAC has three merits. (i) High Signal-to Quantization Noise Ratio (SQNR) with a given oversampling ratio. (ii) Improvement of loop stability for a high order modulator. (iii) Relaxed requirements of the following analog filter [1, 2].

Notice that a single-bit DAC is inherently linear, whereas the multi-bit configuration causes overall DAC non-linearity due to characteristics mismatches among multiple unit cells, even though the multibit  $\Delta\Sigma$  DAC can be implemented with small hardware and power [3-7]. Therefore, we have investigated the data weighted averaging (DWA) algorithm and digital self-calibration technique and their combination which improve the overall linearity of several-type  $\Delta\Sigma$  DACs. Also we consider the case of ternary digital values (positive, zero, negative) [8], besides binary digital case (positive or zero). We show MATBAB simulation results for low-pass (LP) and high-pass (HP)  $\Delta\Sigma$  DA modulators in 14bit resolution case. These are the extension of the contents presented in [9].

## **2.** $\Delta\Sigma$ DA modulator

A LP  $\Delta\Sigma$  DA modulator consists of all digital circuits with feedback configuration using an integrator and a comparator (Fig. 1). The error signal is accumulated at the integrator, and its output is compared by a comparator. The comparator output (positive or zero) is the  $\Delta\Sigma$  modulator output. (Notice that in most actual implementation, the most significant bit (MSB) of the integrator is equivalently used as the comparator output [1, 2].) Also the comparator output is fed back to the input.

It is known in [1, 2] that the output power spectrum is noise-shaped; the quantization noise is reduced at low frequency while increased at high frequency (Fig. 2).

Similarly, Fig. 3 shows a HP  $\Delta\Sigma$  DA modulator. Compared with the LP  $\Delta\Sigma$  DA modulator (Fig. 1), plus and minus signs at the feedback summation are reversed. Fig. 4 shows that the output power spectrum is noise-shaped; the quantization noise is reduced in the high frequency regions, while it is increased at the low frequency regions.







Fig. 2. Power spectrum of the LP  $\Delta\Sigma$  modulator output. (Input sine wave amplitude: 1, normalized frequency: Fin/Fs = 1/16,384)



Fig. 3. Block diagram of the first-order HP  $\Delta\Sigma$  DA converter.



Fig. 4. Power spectrum of the HP  $\Delta\Sigma$  modulator output. (Input sine wave amplitude: 1, normalized frequency: Fin/Fs = 8191/16384)

16

## 3. Multi-bit $\Delta\Sigma$ DA modulator with binary unit cells

## 3.1 Binary unit current cell mismatches of segmented DAC

We assume that a DAC which follows the modulator has 9-level resolution; its digital input takes the values of 0, 1, 2, ..., 6, 7, or 8 (Fig. 5). Though ideally all currents should be equal, in reality they can be slightly different due to such as process variation inside an IC chip.  $e_k$  in Fig. 5 indicates current mismatch component of  $I_k$ . In the case of Fig. 5(a), the mismatch effects cause almost flat power spectrum in the entire band as well as harmonic distortions.



(a) An 8-unit segmented current steering DAC. (b) Its ring configuration. Fig. 5. Current DAC in the case of the binary.

#### 3.2 DWA algorithm for binary

Now let us consider to use a DWA DAC (Fig. 5(b)) for linearity improvement [3, 6, 9, 10, 11,12]. The DWA DAC storing the next-cell-selection position with a pointer P(n) controls the cell selection in a rotation manner, which leads to nonlinearity errors of the multi-bit DAC to be noise-shaped. (Averaged error around DC is zero.) Fig. 6 shows unit-current-cells of ON when its input data is 3, 2, 6... In the case of DWA type I as shown in Fig. 6(a), first, current cells (0, 1, 2) are selected when the digital input data is 3. Next, current cells (3, 4) are selected when the digital input data is 2. On the other hand, in the case of DWA type II in Fig. 6(b), first, current cells (0, 1, 2) are selected when the digital input data is 3. Next, current cells (2, 1) are selected when the digital input data is 2.

In the case of the binary, the methods with DWA type I and DWA type II are effective for LP and HP  $\Delta\Sigma$  modulators respectively [3-7].



17

#### 3.3 Self-calibration

In Fig. 7, DAC analog output is 2.135.. due to nonlinearity of the multi-bit DAC when the modulator output is 2. Self-calibration uses this value of '2.135', which is fed-back to the digital input [5]. We use Look Up Table (LUT) in order to realize the self-calibration. The LUT data are created to measure the feedback values with a high linear and high resolution ADC in advance, and the LUT output data are selected corresponding to the LUT input. It is not necessary to calculate data every time, so a processor is able to reduce calculation load and efficiently execute processing. Note that if the data bit length in the LUT is larger (i.e. a larger size LUT and a high resolution ADC are used), more accurate self-calibration can be performed.

For example, suppose that digital output for D<sub>out</sub> is 2 and the DAC output is 2.135 due to their nonlinearity in Fig. 7. Then the digital values of 2.135 (rounded digital) obtained from LUTs are fedback to the input.



Fig. 7. Circuit with LUT block.

## **3.4 SNDR evolution**

Signal to Noise and Distortion Ratio (SNDR) is one of the DAC performance indices; it is the ratio of the signal component power to the generated noise power. The DAC performance becomes better as its SNDR is improved.

#### 3.5 Simulation results for binary

#### 3.5.1 Linearity improvement of LP model circuit

The previous sections have investigated the techniques using DWA type I and self-calibration algorithm. DWA type I is effective for LP model in the case of the binary [3, 6, 9, 10, 11,12]. We compare 4 circuits (the conventional circuit, DWA, self-calibration and its combination) as shown in

Table 1, and verify the linearity improvement. Fig. 8 shows  $LP(\underline{4})$  circuits. They are different from DWA type I, self-calibration and its combination. We use a sinusoidal signal input ( $D_{in}$ ) whose period is 14K-point and its amplitude is 3.5 and center value is 4.0. Unit-current-cells have some errors.

Fig. 9 shows power spectrums for circuits LP(1) to LP(4). Table 2 shows mismatch  $e_k$  for Fig. 9. LP

④ in Fig. 9 indicates that noise of the low frequency band is reduced. The circuits of Fig. 9 LP5, LP

(6) use DWA type II, and we have confirmed that the noise power near signal band is estimated by DWA type II.

Fig. 10 shows SNDR comparison; mismatch standard deviation ( $\sigma$ ) is varied. SNDRs are averaged values among 5 sets ( $\sigma = 5.0\%$ , 0.05%) and 10 sets ( $\sigma = 1.0\%$ , 0.1%) of the unit-current-cells. Note that realistic mismatch standard deviation  $\sigma$  by process variation is 0.5 to 1.0% with relatively large size MOSFET while it can be 2-5% if very small size MOSFET. We see that the SNDR values of the proposed circuit LP(4) is higher than other circuit LP(1) to LP(3). SNDR values of the LP(1) to LP(4) are improved in Fig. 10(d) because the mismatch is relatively small; its state is close to ideal.

Note that self-calibration itself can improve the overall linearity though the feedback digital values in LUT are truncated. Then, using DWA together can further diffuse the errors which cannot be corrected only with self-calibration.

| <u> </u> | Table 1. Simulation circuits of LP(1) to LP(4) |            |                  |  |  |  |
|----------|------------------------------------------------|------------|------------------|--|--|--|
|          |                                                | DWA type I | Self-calibration |  |  |  |
|          | LP①                                            | ×          | ×                |  |  |  |
|          | LP(2)                                          | 0          | ×                |  |  |  |
|          | LP(3)                                          | ×          | 0                |  |  |  |
|          | LP                                             | 0          | 0                |  |  |  |
|          |                                                |            |                  |  |  |  |

Table 1 Simulation circuits of IP(1) to IP(4)



Fig. 8. Proposed LP model circuit with DWA DAC and LUT for self-calibration.



LP① w/o DWA type I nor self-calibration LP② w/ DWA type I, w/o self-calibration



LP③ w/o DWA type I, w/ self-calibration



LP④ w/ DWA type I & self-calibration



# J. Tech. Soc. Sci., Vol.2, No.2, 2018

0.5







| Table 2. Values for mismatch ek |
|---------------------------------|
|---------------------------------|

| Mismatch : e <sub>k</sub> | Standard deviation : $\sigma = 1\%$ |  |
|---------------------------|-------------------------------------|--|
| e <sub>0</sub>            | -0.00240643411874771                |  |
| e <sub>1</sub>            | -0.01858388085849580                |  |
| e <sub>2</sub>            | 0.01043109801442670                 |  |
| e <sub>3</sub>            | 0.00512259645232309                 |  |
| e <sub>4</sub>            | 0.00896906661801040                 |  |
| e <sub>5</sub>            | -0.00481840183704237                |  |
| e <sub>6</sub>            | -0.00724947011098265                |  |
| e <sub>7</sub>            | 0.00853542584050834                 |  |
|                           |                                     |  |

## 3.5.2 Linearity improvement of HP model circuit

Similarly, we have verified the effectiveness of DWA type II and self-calibration. DWA type II is effective for HP model in the case of the binary [3-7]. We compare 4 circuits (Table 3). Fig. 11 shows HP④ circuits. We use a sinusoidal signal input  $(D_{in})$  whose period is 14K-point and its amplitude is 3.5 and the center value is 4.0. Unit-current-cells have some errors.

Fig. 12 shows power spectrums for circuits HP(1) to HP(4) with mismatch  $e_k$  of the Table 2. HP(4)

in Fig. 12 indicates that noise of the high frequency band is reduced. The circuits of Fig. 12 HP5, HP

(6) use DWA type I represents that the noise power near signal band is estimated by DWA type I.

Fig. 13 shows SNDR comparison, and we see that the SNDR values of the proposed circuit HP(4)

is higher than other circuit HP① to HP③ in all mismatch standard deviations.

Like LP circuits, the self-calibration itself can improve the overall linearity though the feedback digital values in LUT are truncated. Then, using DWA together can further diffuse the errors which cannot be corrected only with self-calibration.

|             | 0                |
|-------------|------------------|
| DWA type II | Self-calibration |
| ×           | ×                |
| 0           | ×                |
| ×           | 0                |
| 0           | 0                |
|             | ×                |

Table 3. Simulation circuits of HP(1) to HP(4).



Fig. 11. Proposed HP model circuit with DWA DAC and LUT for self-calibration.



HP① w/o DWA type II nor self-calibration HP② w/ DWA type II, w/o self-calibration





HP3 w/o DWA type II, w/ self-calibration







HP<sup>(5)</sup> w/ DWA type I , w/o self-calibration HP<sup>(6)</sup> w/ DWA type I & self-calibration Fig. 12. Power spectrum of binary HP model circuits ( $\sigma$  = 1.0%) (Fin/Fs = 8191/16384).



#### 4. Multi-bit $\Delta\Sigma$ DA modulator with ternary unit cells

## 4.1 Ternary unit current cell mismatches of segmented DAC

We consider the ternary value case (positive, zero, negative) (Fig. 14) [13, 14].  $V_{out}$  is obtained from difference between  $V_+$  and  $V_-$ . For example,  $V_{out}$  is a positive voltage when  $D_{out}$  is +3 (Fig. 14(a)). In contrast,  $V_{out}$  is a negative voltage when  $D_{out}$  is -2 (Fig. 14(c)). Of course,  $V_{out}$  is 0 when  $D_{out}$  is 0 (Fig. 14(b)). On the other hand, in the conventional binary digital, they are positive or zero.

We assume that a DAC which follows the modulator has 17-level resolution; its digital input takes the values of -8, -7, ... 0, +1, +2, ..., +6, +7, or +8 (Fig. 15). As described in section 3.1, all currents can be slightly different due to such as process variation inside an IC chip. So, in case of Fig. 15(a), the mismatch  $e_k$  effects cause almost flat power spectrum in the entire band as well as harmonic distortions.



(a) V<sub>out</sub> is positive. (b) V<sub>out</sub> is zero. (c) V<sub>out</sub> is negative. Fig. 14. Digital value cases; positive, zero, negative.



(a) An 8-unit segmented current steering DAC. (b) Its ring configuration. Fig. 15. Current DAC in the case of ternary.

### 4.2 DWA algorithm for ternary

We consider a DWA DAC storing the position with a pointer P(n) of the ternary (Fig. 15(b)) [14]. Fig. 16 shows unit-current-cells of ON when the input data is +3, -2, +6.... On the one hand, in the case of DWA type I in Fig. 16(a), first, current cells (0, 1, 2) are selected when the digital input data is +3. Next, current cells (3, 4) are selected when the digital input data is -2. On the other hand, in the case of DWA type II in Fig. 16 (b), first, current cells (0, 1, 2) are selected when the digital input data is +3. Next, current cells (3, 4) are selected when the digital input data is -2.

Here, we have newly found that the DWA type I is effective for LP and HP model in the case of the ternary, so simulated using DWA type I for LP and HP circuits. On the other hand, DWA type I is effective for LP, and DWA type II is effective for HP in the case of the binary. Table 4 shows effective DWA type for binary and ternary cases.



Fig. 16. Selection method of current cells with DWA in the case of the ternary.

| т. і |                   |        | y and terna | ' y |
|------|-------------------|--------|-------------|-----|
|      |                   | LP     | HP          |     |
|      | Binary (+, 0)     | Type I | Туре II     |     |
|      | Ternary (+, 0, —) | Туре I | Туре І      |     |

Table 4. Effective DWA type for binary and ternary cases.

## **4.3 Simulation results for ternary**

#### 4.3.1 Linearity improvement of LP model circuit

We have confirmed the techniques of DWA type I and self-calibration algorithms using simulation. DWA type I is effective for LP model in the case of the ternary. As the same as in section 3.5.1, we have compared 4 circuits in Table 1 and Fig. 8, and verified the linearity improvement. We use a sinusoidal signal input ( $D_{in}$ ) with its period of 14K-point, amplitude of 7.5 and center value of 0.0. Also unit-current-cells have some errors.

Fig. 17 shows power spectrums for circuits LP① to LP④. Fig. 17 LP④ indicates that the noise is reduced in the low frequency region. The circuits of Fig. 17 LP⑤, LP⑥ use DWA type II, and the noise power near the signal band is increased by DWA type II.

Fig. 18 shows SNDR comparison. SNDRs are averaged values among 5 sets ( $\sigma = 5\%$ , 0.05%) and 10 sets ( $\sigma = 1.0\%$ , 0.1%) of the unit-current-cells. We see from Fig. 18 that SNDR values of the LP<sup>(4)</sup>

is higher than other circuit LP(1) to LP(3). The reason is that using DWA and self-calibration as with section 3.5. In addition, the number of DAC output levels in the case of the ternary is larger than that of the binary; ternary output level is 17 whereas binary output level is 9. The larger the number of the output level is, the more effective the proposed method is.



24



0 -20 -40 Power [dB] -60 -80 -100 -120 -140 0.1 0.4 0.5 0 0.2 0.3 Fin/Fs

LP③ w/o DWA type I, w/ self-calibration







LP(5) w/ DWA type II , w/o self-calibration LP(6) w/ DWA type II & self-calibration Fig. 17. Power spectrum of ternary LP model circuits ( $\sigma = 1.0\%$ ) (Fin/Fs = 1/16384).



#### 4.3.2 Linearity improvement of HP model circuit

In a similar manner, we have simulated 4 circuits in the Table 3 and Fig. 11. DWA type I is effective for HP model in the case of the ternary, whereas DWA type II is not. We use a sinusoidal signal input  $(D_{in})$  with the period of 14K-point, amplitude of 7.5 and center value of 0.0. Unit-current-cells have some errors.

Fig. 19 shows power spectrums. Fig. 19 HP④ represents that noise is reduced in the high frequency

region. On the other hand, the circuits of Fig. 19 HP(5), HP(6) use DWA type II, and the noise near signal band is increased by DWA type II. Fig. 20 shows SNDR comparison. SNDRs are averaged values among 5 sets ( $\sigma = 5\%$ , 0.05%) and 10 sets ( $\sigma = 1.0\%$ , 0.1%) of the unit-current-cells. We see that SNDR values of the UP( $\phi$ ) is the most improved in Fig. 20

that SNDR values of the HP<sup>(4)</sup> is the most improved in Fig. 20.

In this research, we have newly found the effectiveness of using DWA type I and the ineffectiveness of using DWA type II for HP model in the case of the ternary (Table 4). In the case of DWA type I, all currents (I<sub>0</sub> to I<sub>7</sub>) are equally selected. Accumulated mismatches  $e_k$  are time-averaged to zero, so the noise is reduced in the low frequency band. In contrast, in the case of the ternary, the DAC outputs of the plus and minus are accumulated, and the noise is reduced in the high frequency. On the other hand, DWA type II selects the currents alternately for going forwards and back, and this selection decreases noise in the high frequency band. In the case of the binary, the DAC outputs of only the plus is used, and then DWA type II is effective in the high frequency.







HP3 w/o DWA type I, w/ self-calibration

HP④ w/ DWA type I & self-calibration



HP(5) w/ DWA type II , w/o self-calibration HP(6) w/ DWA type II & self-calibration Fig. 19. Power spectrum of ternary HP model circuits ( $\sigma$  = 1.0%) (Fin/Fs = 8191/16384).



#### 5. Conclusion

We have investigated digital techniques for linearity improvement in multi-bit  $\Delta\Sigma$  DA converters for three values digital; values are positive, zero, negative. We have derived DWA and self-calibration algorithms, as well as their combination, and validated their effectiveness with MATLAB simulation. The proposed circuits for both LP and HP model using DWA and self-calibration can achieve higher SNDR values than the conventional. When the mismatches of the DWA are relatively large, the proposed method is effective. In addition, we have found and verified that DWA type I is effective for HP model in the case of the ternary although DWA type II is effective for HP model in the case of the binary. The proposed systems consist of mostly digital and they can be easily implemented.

## References

- [1] R. Schreier, G.C Temes, Understanding Delta-Sigma Data Converters, Wiley-IEEE press 2009.
- [2] J. C. Candy, G. C. Temes, Oversampling Delta-Sigma Data Converters. Theory, Design, and Simulation, Wiley-IEEE Press, 1991.
- [3] M. Murakami, H. Kobayashi, S. N. B. Mohyar, T. Miki, O. Kobayashi, "Linearity Enhancement Algorithms for I-Q Signal Generation", *IEEE 11th International Conference on ASIC* (Chengdu, China) November 2015.
- [4] M. Murakami, H. Kobayashi, S. N. Mohyar, O. Kobayashi, T. Miki, J. Kojima, "I-Q Signal Generation Techniques for Communication IC Testing and ATE Systems", *IEEE International Test Conference* (Fort Worth, TX) November 2016.
- [5] A. Motozawa, H. Hagiwara, Y. Yamada, H. Kobayashi, T. Komuro, H. San, "Multi-BP ΔΣ Modulation Techniques and Their Applications", *IEICE Tran*, vol. J90-C, no.2, pp.143-158, Feb. 2007.
- [6] H. San, A. Hagiwara, A. Motozawa, H. Kobayashi, "DWA Algorithms for Multi-bit Complex BP  $\Delta\Sigma$  AD Modulators of Arbitrary Signal Band", *IEEJ International Analog VLSI Workshop* (Hangzhou, China), Nov. 2006.
- [7] H. San, Y. Jingu, H. Wada, H. Hagiwara, A. Hayakawa, H. Kobayashi, T. Matasuura, K. Yahagi, J. Kudoh, H. Nakane, M. Hotta, T. Tsukada, K. Mashiko, and A. Wada, "A Second-Order Multibit Complex Bandpass ΔΣ AD Modulator With I, Q Dynamic Matching and DWA Algorithm", *IEICE Trans. Electronics*, vol. E90-C, no.6, pp.1181-1188, June 2007.
- [8] I. Jang, M. Seo, M. Kim, J. Lee, S. Baek, S. Kwon, M. Choi, H. Ko, S. Ryu, "A 4.2mW 10MHz BW 74.4dB SNDR Fourth-order CT DSM with Second-order Digital Noise Coupling Utilizing an 8b SAR ADC", *Symposia on VLSI Technology and Circuits* (Kyoto Japan) June 2017.
- [9] J. Kojima, N. Kushita, M. Murakami, H. Kobayashi, "Linearity Improvement Algorithms of Multibit ΔΣ DA Converter–DWA, Self-Calibration and Their Combination", *International conference* on Mechanical, Electrical and Medical Intelligent System (Kiryu Japan) November 2017.

28